HTML5 Icon

Verilog HDL: a guide to digital design and synthesis (with CD)

By: Palnitkar, Samir
Material type: TextTextLanguage: English Publisher: Noida Pearson India c2003Edition: 2nd edDescription: 490p.; 24cm. CD-ROMISBN: 9788177589184Subject(s): Computer engineering | System analysis and design | Hardware description language (HDL) | Verilog (Computer hardware description language)DDC classification: 621.392 PAL/V Online resources: Publisher's URL Summary: Fully updated for the latest versions of Verilog HDL, this complete reference progresses logically from the most fundamental Verilog concepts to today's most advanced digital design techniques. Written for both experienced students and newcomers, it offers broad coverage of Verilog HDL from a practical design perspective. One step at a time, Samir Palnitkar introduces students to gate, dataflow (RTL), behavioral, and switch level modeling; presents the Programming Language Interface (PLI); describes leading logic synthesis methodologies; explains timing and delay simulation; and introduces many other essential techniques for creating tomorrows complex digital designs. Palnitkar offers a wealth of proven Verilog HDL modeling tips, and more than 300 fully-updated illustrations, examples, and exercises. Each chapter contains detailed learning objectives and convenient summaries.
List(s) this item appears in: New Arrivals - 25th Aug 2025
Item type Current location Collection Call number Status Date due Barcode
Reference Reference CENTRAL LIBRARY
Reference (Sahyadri Campus)
Reference 621.392 PAL/V Not for loan 09657
Book Book CENTRAL LIBRARY
General Stack (Sahyadri Campus)
621.392 PAL/V Available 09658

Table of Content
1 BASIC VERILOG TOPICS.
1.1 Overview of Digital Design with Verilog HDL.
1.2 Hierarchical Modeling Concepts.
1.3 Basic Concepts.
1.4 Modules and Ports.
1.5 Gate-Level Modeling.
1.6 Dataflow Modeling.
1.7 Behavioral Modeling.
1.8 Tasks and Functions.
1.9 Useful Modeling Techniques.

2 ADVANCED VERILOG TOPICS.
2.1 Timing and Delays.
2.2 Switch Level Modeling.
2.3 User-Defined Primitives.
2.4 Programming Language Interface.
2.5 Logic Synthesis with Verilog HDL.
2.6 Advanced Verification Techniques.

Fully updated for the latest versions of Verilog HDL, this complete reference progresses logically from the most fundamental Verilog concepts to today's most advanced digital design techniques. Written for both experienced students and newcomers, it offers broad coverage of Verilog HDL from a practical design perspective. One step at a time, Samir Palnitkar introduces students to gate, dataflow (RTL), behavioral, and switch level modeling; presents the Programming Language Interface (PLI); describes leading logic synthesis methodologies; explains timing and delay simulation; and introduces many other essential techniques for creating tomorrows complex digital designs. Palnitkar offers a wealth of proven Verilog HDL modeling tips, and more than 300 fully-updated illustrations, examples, and exercises. Each chapter contains detailed learning objectives and convenient summaries.

Imp. Notice: It is hereby requested to all the library users to very carefully use the library resources. If the library resources are not found in good condition while returning to the library, the Central Library will not accept the damaged items and a fresh copy of the same should be replaced by the user. Marking/ highlighting on library books with pencil or ink, scribbling, tearing the pages or spoiling the same in any other way will be considered damaged.